Workshop: Spartan-6 Migration to 7 series or UltraScale+

 

indicates CONFIRMED TO RUN

Workshop Description

In collaboration with Doulos & AMD Xilinx,  Core|Vision organizes this free Workshop: Spartan-6 Migration to 7 series or UltraScale+.  This free online workshop covers all the necessary  steps  to migrate a Spartan-6 design made in ISE to the 7-Series or UltraScale/Ultrascale+ devices using the Vivado ML tools.

The emphasis of this workshop is on:

  • Compare Spartan-6 with Spartan-7 Architecture
  • Migration flow
  • Introduction to Vivado ML
  • Introduction to IP Flow
  • How to create XDC timing constraints

Workshop Duration

  • Duration: 1 day online
  • Time: 08:00 – 15:00 PST

Audience

  • Spartan-6 users who want to migrate their existing design to the latest FPGA technology and are new to Vivado ML.
  • FPGA designers who want to refresh their knowledge of XDC timing constraints. In addition to Clock and IO constraints, multicycle path, false path and other timing exceptions constraints are also discussed.

Register Now

Workshop Outline

  • 08:00 – 08:10 Introduction
  • 08:10 – 08:35 Spartan-6 to Spartan-7 Architecture Migration– Guidance on migrating from Spartan-6 to other families – The architectural differences between the Spartan-6 and Spartan-7/Artix-7 – Some available resources to help guide people through the transition from ISE to Vivado
  • 08:35 – 09:15 Introduction to Vivado ML Editions Tool FLow -Describe the various design flows in the Vivado Design Suite -Explain how the Vivado Tools flow is different from ISE tool flow -Identify and describe the supported use models in the Vivado Design Suite -What is a Netlist -How to create a project in Vivado ML and explain the different flow options -Briefly talk about IP Integrator and Vitis HLS
  • 09:15 – 09:25 Break
  • 09:25 – 09:45 Vivado ML Project Mode – Describe the project mode use model in the Vivado ML – Describe the structure and files of a project – Create a simple Vivado ML project in project mode
  • 09:45 – 10:05 Synthesis and Implementation – This module describes the synthesis and implementation processes in the Vivado® IDE and the reports that are available after the process.
  • 10:05 – 10:15 Break
  • 10:15 – 10:30 Vivado IP Flow -This module describes the Vivado IP Flow , how to access IP from the IP catalog and describe the output files and synthesis flow
  • 10:30 – 11:00 Introduction to XDC Clock Constraints – This module provides a brief introduction to clock constraint and their properties in the Vivado® Design Suite.
  • 11:00 – 12:00 Break
  • 12:00 – 12:20 Generated Clocks and Clock Groups -This module describes generated clocks in the Vivado® ML Editionsand introduces the application of clock group constraints that are used by the Vivado® timing engine to resolve timing issues.
  • 12:20 – 12:45 IO Constraints and Virtual Clocks – This module introduces how I/O timing constraints are made with the Vivado® IDE for single data rate applications
  • 12:45 – 12:55 Break
  • 12:55 – 13:20 Setup and Hold Timing Analysis – This module covers the setup and hold timing analysis.
  • 13:20 – 13:35  Timing Constraints Wizard – Use the Timing Constraints Wizard to create timing constraints – Validate the completion of timing constraints using Timing Constraints Wizard
  • 13:35 – 13:45 Break
  • 13:45 – 14:20 UltraFast Design Methodology Design Creation – This module introduces the design creation guidelines for the UltraFast™ Design Methodology
  • 14:20 – 14:45 Introduction to Timing Exceptions – This module introduces the application of multicycle paths, false paths, and max/min delay exception timing constraints.
  • 14:45 – 14:55 Timing Constraints Priority – This module discusses the XDC precedence for timing exception constraints priority
  • 14:55 – 15:00 Wrap-Up

FPGA


Datum
29 september 2022

Locatie
Online
Your home office

Online

Prijs
€ 0,00